## NANO EXPRESS

**Open Access** 

# Study of the formation processes of gold droplet arrays on Si substrates by high temperature anneals

Alla Klimovskaya, Andrey Sarikov<sup>\*</sup>, Yury Pedchenko, Andrey Voroshchenko, Oksana Lytvyn, Alexandr Stadnik

## Abstract

In this study, the peculiarities of the transformations of gold films deposited on the Si wafer surfaces as a result of high temperature anneals are investigated experimentally depending on the conditions of wafer surface preparation and the annealing regimes. The morphology and the distribution functions of the crystallites of gold films as well as the gold droplets formed as a result of anneals are studied as functions of annealing temperature, type of annealing (rapid thermal or rapid furnace annealing), and the state of the surface of Si wafers. The results obtained can be used for the controlled preparation of the arrays of catalytic gold droplets for subsequent growth of Si wire-like crystals.

## Introduction

Semiconductor Si wire-like crystals grown on Si substrates using the catalytic gold droplets have been studied since 1960 as prospective structures for the development of micro- and nano-electronic devices [1]. In the typical schema of the experiment, the gold droplets are first formed on the Si substrates. The growth process proceeds with the inlet flow of reactive gas that consists of Si-containing molecules (monosilane is a typical example) into the growth chamber [2,3]. The preferential decomposition of reactive gas molecules and the silicon incorporation in the positions of droplets take place, which cause the growth of elongated wirelike crystals, diameters of which are determined by the diameters of droplets. The droplet caps remain on the top of wires to enable the continuous catalytic process of the decomposition of Si-containing reactive species from the gas phase, the preferential Si incorporation into the droplets, transportation within them and/or on the cap surface, and incorporation in the wires growing at their interfaces with the droplets.

The initial system for the Si wire growth before the inlet flow of active gas mixture is the catalytic gold droplet array on the surface of Si substrate. The ensemble

\* Correspondence: andrey.sarikov@gmx.de



This article presents the results of an experimental investigation of the peculiarities of the formation of the arrays of gold islands in the course of high temperature anneals of Si wafers with gold films deposited on their surfaces depending on the conditions of wafer surface preparation and annealing regimes.

#### Experimental

The experiments were carried out on 500- $\mu$ m-thick, (111)-oriented, boron-doped Cz-Si wafers with resistivity of 10  $\Omega$  cm obtained from two sources, namely, Wacker-Chemitronic GmbH, Germany, and Silicon Ltd., Ukraine. Before the deposition of gold films, the surfaces of Si wafers were made to undergo one of the two treatments, namely, (i) degreasing in acetone vapour without removal of native oxide or (ii) growing a uniform stoichiometric silicon oxide film by thermal oxidation in



© 2011 Klimovskaya et al; licensee Springer. This is an Open Access article distributed under the terms of the Creative Commons Attribution License (http://creativecommons.org/licenses/by/2.0), which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

<sup>&</sup>lt;sup>1</sup>V. Lashkarev Institute of Semiconductor Physics, National Academy of Sciences of Ukraine, 41 Nauki Avenue, 03028 Kiev, Ukraine

vacuum (the native oxide was removed in 5% HF with subsequent 5-10 min. rinsing in deionised water before this procedure and the wafers were subsequently annealed in hydrogen atmosphere during 40 min at 450°C). The thicknesses of oxide films were monitored ellipsometrically.

Thin films of gold (3 and 5 nm thicknesses) were deposited on Si wafer surfaces by vacuum sputtering at a pressure below  $2 \times 10^{-6}$  Torr. Prepared structures were annealed to initiate the formation of the arrays of golden islands on the surface of Si substrates. Two methods of annealing were applied, namely, rapid thermal anneals (RTAs) and quick furnace anneals.

The RTA treatments were realised by the illumination of structures under investigation by linear halogen lamps whose emission maximum wavelength was 1  $\mu$ m. The treatment temperatures were in the range of 300-1100°C. Linear halogen lamps were arranged in two parallel rows on both sides of samples to enable faster temperature growth (up to 70°C/s) and reduced thermal gradients that produce thermal-mechanical stresses. To avoid uncontrolled oxidation of the sample during the RTA treatments, the RTA chamber was refilled with argon at atmospheric pressure before each treatment cycle. Short-time furnace anneals were carried out in Ar gas atmosphere by rapid insertion of samples in the heated zone in the central part of furnace reactor. The annealing temperature was in the range of 900-1050°C, the duration in the range of 10-20 s, and the pressure of Ar in the gas chamber corresponded to 1 atmosphere.

The control over the thicknesses of deposited gold films, their morphology as well as monitoring of changes produced by annealing were done by scanning atomic force microscopy (AFM) (NanoScope IIIa).

## **Results and discussion**

The development of the structure of gold films deposited onto the Si substrates takes place already during the stage of film deposition. Gold films acquire different nanocrystalline structures depending on the state of the oxide on the Si wafer. The AFM images of gold films deposited on the Si surfaces with different states of oxide coverage are shown in Figure 1. The size distributions of the crystallites formed are shown in Figure 2. As can be seen from these figures, the gold films formed crystallites with a typical size of 12 nm on substrates with native oxide after cleaning in neutral solution (Figure 2a). The nanocrystal sizes increased with the increase of annealing temperature for RTA-treated Si







wafers (to 15 and 18 nm for RTA at 650 and 950°C, respectively, see Figure 2b,c). Such behaviour was mainly caused by the increase in surface homogeneity of native silicon oxide coverage that is supported by the surface profiles shown in Figure 2d. The gold films grown on initial Si surfaces had the most developed surfaces (RMS = 0.6 nm). RTA treatments led to the decrease of this value down to 0.4 nm. The histograms in Figure 2a, b,c demonstrate additionally the increase in the mean diameter of gold crystallites as a result of the increase of RTA temperature and the decrease of gold film roughness. It follows therefore that through modifying the oxide coverage on the surface of Si substrates, one can control the deposited gold film structure and subsequently, the process of the formation of catalytically active nanoislands for the growth of Si wire-like crystals.

Fast anneals at high temperatures of the structures of Si substrates with gold films deposited on them both in furnace and RTA equipment result in the disjoining of gold films and the formation of the arrays of separated gold islands. This process is strongly dependent on the quality of the surface of Si wafers. The results on gold island formation by RTA on the Si wafers procured from Silicon Ltd., and Wacker-Chemitronic are presented in Figures 3, 4, and 5, 6, respectively. It can be seen that the formation of separated gold islands on the Silicon Ltd. wafers (high surface roughness, RMS = 1.83 nm) begins already at 900°C (Figure 3). For the Wacker-Chemitronic Si wafers (RMS = 0.25 nm), the formation of individual gold islands is not observed at any rate up to the temperature of 950°C (see Figure 5). Instead, the individual intergrain boundaries often form joints 120°j for the mentioned temperatures, indicating a steady-state gold film recrystallisation process.

Increase in the RTA temperature resulted in the formation of gold nanoislands on the surface of Si wafers. The size and the density of islands were determined by the annealing temperature (Figures 4 and 6). For both types of substrates used, the typical sizes of nanoislands were in the range of 15-30 nm.

It is worthy to note that the gold evaporation from the Si substrate surface was the accompanying process to the formation of gold island arrays during the high temperature anneals. Figure 7 shows the contents of oxygen and gold in the subsurface layers of Au/Si structures after 15-s RTA treatments at different temperatures for the Wacker-Chemitronic Si wafers. The contents of both gold and oxygen were determined from the results of X-ray energy-dispersive analysis of the scanning electron microscope, Zeiss Evo-50. The integration was





carried out over the area of  $10 \times 10 \ \mu m^2$  with a collection time of 150 s. As can be noted from the data presented, a sharp decrease (by about 1/3) of gold contents in the structures under investigation took place after the threshold temperature of about 800°C. Besides, a non-linear increase in the oxygen contents in the subsurface layers was observed with the increase of RTA temperature (by a factor of 4 for the temperature range of 300-1050°C). This effect can be due to the presence of oxygen traces in the atmosphere of experimental setup and possible diffusion of oxygen from the substrate bulk to the hetero-boundary in the course of annealing.

The thickness of oxide layer on the surface of Si wafer had a great effect on the formation of gold nanoisland arrays during the RTA treatments (Figures 8 and 9). One can see that the gold films formed islands more efficiently on the artificial oxide coverage at the RTA temperature of 950°C than on the native oxide coverage. A gradual increase in the oxide thickness promoted the increase in the free space between the grains, in contrast to the closely packed grains on the substrates covered with native oxide. At the same time, the size distribution of grains and its maximum practically did not change with the oxide thickness (Figure 9).



maps with distinguished grain boundaries are shown on the right hand side. For quantitative parameters see Figure 6.



Short furnace anneals of the structures under study under the same conditions as for RTA treatments resulted in the formation of structured gold films with smaller mean grain sizes: 18 nm against 35 nm for the RTA-treated samples. Even at 1024°C, the formation of islands did not take place, although in some films, the regions containing nanopits, from which gold had evaporated, were observed. This difference is unclear at the

## moment, and needs to be addressed to in more detail in future studies. The authors believe that it can be related to the transition processes during sample heating.

## Conclusions

In this study, the detailed investigations of the peculiarities of the formation of the arrays of gold islands in the course of high temperature anneals of Si wafers with



gold films deposited on their surfaces depending on the conditions of wafer surface preparation and annealing regimes are carried out. RTA of Si wafers before the gold deposition was found to smoothen the native oxide layer on their surfaces and stimulate the formation of gold films with bigger crystalline grain structures. RTAs of Au/Si structures at the temperatures 900°C and higher were shown to produce the separate Au droplets on the Si wafer surfaces. Increase of the oxide film thickness on the surface of Si wafers promotes the formation of isolated gold droplets compared to the closely packed droplets formed on the Si surfaces covered with native oxide. Rapid furnace anneals of Au/Si structures were demonstrated not to result in the gold droplet formation but only in the gold film recrystallisation. The results obtained are valuable for the choice of the technological regimes for obtaining the required properties



**Figure 8** AFM images of the surface of 5-nm-thick gold film deposited on Wacker-Chemitronic Si substrates with different thicknesses of grown oxide and subjected to 15 s RTA at 950°C: (a) oxide thickness is 1.8 nm; (b) oxide thickness is 1.9 nm; (c) oxide thickness is 2.0 nm. The maps of heights are shown on the left-hand side; the same maps with distinguished grain boundaries are shown on the right-hand side. For quantitative parameters see Figure 9.



of catalytic gold layers (gold nanodroplet arrays) on the surface of Si substrates for the subsequent growth of Si wire-like crystals.

#### Authors' contributions

AK planned the experiments, took major part in the interpretation of results, participated in the manuscript preparation, AS took part in the interpretation of results and participated in the manuscript preparation, YP and AV made substrate pre-treatments and carried out annealing experiments, OL made AFM investigations, AS made gold film deposition. All authors have read and approved the final manuscript.

#### **Competing interests**

The authors declare that they have no competing interests.

Received: 20 September 2010 Accepted: 16 February 2011 Published: 16 February 2011

#### References

- 1. Wagner RS, Ellis WC: Vapor-Liquid-Solid Mechanism of Single Crystal Griowth. *Appl Phys Lett* 1964, 4:89.
- Kwak DW, Cho HY, Yang W-C: Dimensional Evolution of Silicon Nanowires Synthesized by Au-Si Island-Catalyzed Chemical Vapor Deposition. *Physica E* 2007, 37:153.
- Ozaki N, Ohno Y, Takeda S: Silicon Nanowhiskers Grown on a Hydrogen-Terminated Silicon {111} Surface. Appl Phys Lett 1998, 73:3700.
- Hibino H, Watanabe Y: Arrangement of Au-Si Alloy Islands at Atomic Steps. Surf Sci 2005, 588:L233.

- Liu ZQ, Xie SS, Zhou WY, Sun LF, Li YB, Tang DS, Zou XP, Wang CY, Wang G: Catalytic Synthesis of Straight Silicon Nanowires Over Fe Containing Silica Gel Substrates by Chemical Vapor Deposition. J Cryst Growth 2001, 224:230.
- Kramer A, Boeck T, Schramm P, Fornari R: Investigation of Au and In as Solvents for the Growth of Silicon Nanowires on Si(1 1 1). *Physica E* 2008, 40:2462.
- Martinez-Gil A, Rota A, Maroutian T, Bartenlian B, Beauvillain P, Moyen E, Hanbücken M: Nano-Patterned Silicon Surfaces for the Self-Organised Growth of Metallic Nanostructures. Superlatt Microstruct 2004, 36:235.
- Ren ZF, Huang ZP, Xu JW, Wang JH, Bush P, Siegal MP, Provencio PN: Synthesis of Large Arrays of Well-Aligned Carbon Nanotubes on Glass. Science 1998, 282:1105.
- Griffiths H, Xu C, Barrass T, Cooke M, Iacopi F, Vereecken P, Esconjauregui S: Plasma Assisted Growth of Nanotubes and Nanowires. *Surf Coat Technol* 2007, 201:9215.

#### doi:10.1186/1556-276X-6-151

**Cite this article as:** Klimovskaya *et al.*: **Study of the formation processes of gold droplet arrays on Si substrates by high temperature anneals**. *Nanoscale Research Letters* 2011 **6**:151.